The gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits

The gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits
Author :
Publisher : Springer Science & Business Media
Total Pages : 171
Release :
ISBN-10 : 9780387471013
ISBN-13 : 0387471014
Rating : 4/5 (014 Downloads)

Book Synopsis The gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits by : Paul Jespers

Download or read book The gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits written by Paul Jespers and published by Springer Science & Business Media. This book was released on 2009-12-01 with total page 171 pages. Available in PDF, EPUB and Kindle. Book excerpt: IC designers appraise currently MOS transistor geometries and currents to compromise objectives like gain-bandwidth, slew-rate, dynamic range, noise, non-linear distortion, etc. Making optimal choices is a difficult task. How to minimize for instance the power consumption of an operational amplifier without too much penalty regarding area while keeping the gain-bandwidth unaffected in the same time? Moderate inversion yields high gains, but the concomitant area increase adds parasitics that restrict bandwidth. Which methodology to use in order to come across the best compromise(s)? Is synthesis a mixture of design experience combined with cut and tries or is it a constrained multivariate optimization problem, or a mixture? Optimization algorithms are attractive from a system perspective of course, but what about low-voltage low-power circuits, requiring a more physical approach? The connections amid transistor physics and circuits are intricate and their interactions not always easy to describe in terms of existing software packages. The gm/ID synthesis methodology is adapted to CMOS analog circuits for the transconductance over drain current ratio combines most of the ingredients needed in order to determine transistors sizes and DC currents.


The gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits Related Books

The gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits
Language: en
Pages: 171
Authors: Paul Jespers
Categories: Technology & Engineering
Type: BOOK - Published: 2009-12-01 - Publisher: Springer Science & Business Media

GET EBOOK

IC designers appraise currently MOS transistor geometries and currents to compromise objectives like gain-bandwidth, slew-rate, dynamic range, noise, non-linear
Systematic Design of Analog CMOS Circuits
Language: en
Pages: 340
Authors: Paul G. A. Jespers
Categories: Technology & Engineering
Type: BOOK - Published: 2017-10-12 - Publisher: Cambridge University Press

GET EBOOK

Discover a fresh approach to efficient and insight-driven analog integrated circuit design in nanoscale-CMOS with this hands-on guide. Expert authors present a
Nano-scale CMOS Analog Circuits
Language: en
Pages: 397
Authors: Soumya Pandit
Categories: Technology & Engineering
Type: BOOK - Published: 2018-09-03 - Publisher: CRC Press

GET EBOOK

Reliability concerns and the limitations of process technology can sometimes restrict the innovation process involved in designing nano-scale analog circuits. T
Nanotechnology: Concepts, Methodologies, Tools, and Applications
Language: en
Pages: 1718
Authors: Management Association, Information Resources
Categories: Technology & Engineering
Type: BOOK - Published: 2014-02-28 - Publisher: IGI Global

GET EBOOK

Over the past few decades, devices and technologies have been significantly miniaturized from one generation to the next, providing far more potential in a much
Computational Intelligence in Analog and Mixed-Signal (AMS) and Radio-Frequency (RF) Circuit Design
Language: en
Pages: 491
Authors: Mourad Fakhfakh
Categories: Computers
Type: BOOK - Published: 2015-07-14 - Publisher: Springer

GET EBOOK

This book explains the application of recent advances in computational intelligence – algorithms, design methodologies, and synthesis techniques – to the de